# VHDL PROJECT

# DANIR Nouhaila - ZAHI Meriem - ZARADA Wadie ${\rm Mav}~2024$

# 1 Introduction

In this project, we originally planned to implement the RSA algorithm using the VHDL language for synthesis on an FPGA. Although the RSA code is functional in theory, we encountered major problems during its practical implementation on the FPGA.

The main problem lies in the operations required to calculate the PGCD, modular inverse and modular exponentiation. These operations use integers, which cannot be directly synthesized in VHDL because they require complex arithmetic operations. FPGAs are designed to perform arithmetic operations via specialized hardware circuits, but integer operations require transformations into bit-by-bit operations and loops, making them complex to implement.

Because of these technical difficulties, we decided to change our approach, opting for Caesar cipher. Although the latter is less secure than RSA, it is much simpler to implement in VHDL.

So, although the RSA code works, the constraints of synthesizing on FPGA led us to choose a more practical solution, adapted to the resources available, using Caesar cipher.

# 2 RSA Algorithm

RSA (Rivest-Shamir-Adleman) is one of the most widely used algorithms for public-key cryptography. It is named after its inventors, Ron Rivest, Adi Shamir, and Leonard Adleman, who introduced the algorithm in 1977. RSA is used to secure sensitive data, particularly when being sent over an insecure network like the internet.

RSA relies on the mathematical properties of prime numbers and modular arithmetic. Here's a high-level overview of how the RSA algorithm functions:

- -\*\*Prime Numbers\*\*: Select two large prime numbers, p and q.
- \*\*Modulus\*\*: Compute  $n = p \times q$ . The number n is used as the modulus for both the public and private keys.
- \*\*Totient\*\*: Compute the totient  $\phi(n) = (p-1) \times (q-1)$ .
- \*\*Public Key Exponent\*\*: Choose an integer e such that  $1 < e < \phi(n)$  and e is co-prime with  $\phi(n)$ .

- \*\*Private Key Exponent\*\*: Compute d as the modular multiplicative inverse of e modulo  $\phi(n)$ , i.e.,  $d \times e \equiv 1 \pmod{\phi(n)}$ .
- The public key consists of the pair (e, n), and the private key consists of the pair (d, n).
  - To encrypt a message M, convert M to an integer m such that  $0 \le m < n$ .
- Compute the ciphertext c using the public key:  $c \equiv m^e \pmod{n}$ .
- To decrypt the ciphertext c, compute the original message m using the private key:  $m \equiv c^d \pmod{n}$ .
- Convert the integer m back to the original message M.

The security of RSA is based on the computational difficulty of factoring the product of two large prime numbers. As of now, no efficient algorithm exists for factoring large numbers into their prime factors, making RSA secure when sufficiently large primes are used.

Implementing RSA in hardware, such as on an FPGA, presents several challenges:

- \*\*Integer Arithmetic\*\*: RSA involves complex operations on large integers, including modular exponentiation, which are not directly supported by standard VHDL operations.
- \*\*Resource Utilization\*\*: Efficiently using FPGA resources to perform large integer arithmetic can be challenging and may require custom-designed hardware modules.

Due to these challenges, simpler algorithms like the Caesar cipher are sometimes used for educational purposes or where cryptographic strength is not a critical concern. The Caesar cipher involves only basic arithmetic operations, making it much easier to implement on hardware platforms.

#### 3 RSA VHDL Code

```
1 library IEEE;
  use IEEE.STD_LOGIC_1164.ALL;
  use IEEE.NUMERIC_STD.ALL;
  entity testx is
      port (
                   : in std_logic_vector(87 downto 0);
              11 characters * 8 bits
                    : in unsigned (7 downto 0);
                    : in unsigned(7 downto 0);
                    : buffer unsigned(15 downto 0);
10
          n
                    : buffer unsigned(15 downto 0);
11
          phi_n
                    : buffer unsigned(7 downto 0);
12
                    : buffer unsigned(7 downto 0);
```

```
resultat : out std_logic_vector(87 downto 0) --
14
              Encrypted message
      );
15
16 end entity testx;
17
  architecture behavioral of testx is
18
19
      function gcd(a, b : integer) return integer is
20
           variable temp_a : integer := a;
21
           variable temp_b : integer := b;
22
      begin
23
           for i in 1 to 100 loop
24
               if temp_a = 0 then
25
                   return temp_b;
26
               elsif temp_b = 0 then
27
                   return temp_a;
28
               elsif temp_a < temp_b then</pre>
29
                   temp_b := temp_b - temp_a;
30
               else
31
                   temp_a := temp_a - temp_b;
32
               end if;
33
           end loop;
34
           return -1; -- Indication d'un d passement de la
35
              limite d'it ration
      end function;
36
37
      function mod_inverse(a : integer; m : integer) return
38
          integer is
           variable y : integer := 0;
39
           variable x : integer := 1;
40
           variable m0 : integer := m;
41
           variable a_temp : integer := a;
           variable iteration_count : integer := 0; --
43
              Compteur d'it rations
      begin
44
           while a_temp > 1 loop
45
               iteration_count := iteration_count + 1; --
46
                   Incr menter le compteur d'it rations
               if iteration_count > 100 then -- V rifier si
47
                   le nombre d'it rations a atteint la limite
                   return -1; -- Indication d'un d passement
48
                       de la limite d'it ration
               end if;
49
50
               y := x - (a_{temp} / m) * y;
51
52
               x := y + x;
               a_temp := m0 - (m0 / a_temp) * (m0 mod a_temp);
53
               m0 := a_temp;
54
           end loop;
55
          if x < 0 then
56
```

```
x := x + m;
57
           end if;
58
           return x;
59
      end function;
60
61
      function mod_exp(base : integer; exponent : integer;
62
          modulus : integer) return integer is
          variable result : integer := 1;
63
           variable b : integer := base mod modulus;
64
           variable e : integer := exponent;
65
           variable iteration_count : integer := 0; --
66
              Compteur d'it rations
      begin
67
           while e > 0 loop
68
               iteration_count := iteration_count + 1; --
69
                   Incr menter le compteur d'it rations
               if iteration_count > 100 then -- V rifier si
70
                   le nombre d'it rations a atteint la limite
                   return -1; -- Indication d'un d passement
71
                       de la limite d'it ration
               end if;
72
73
               if (e \mod 2) = 1 then
74
                   result := (result * b) mod modulus;
75
               end if;
76
               e := e / 2;
77
               b := (b * b) \mod modulus;
78
           end loop;
79
80
           return result;
81
      end function;
82
83
  begin
84
85
      process(p, q, message)
86
           variable temp_p : integer;
87
           variable temp_q : integer;
88
           variable temp_n : integer;
89
           variable temp_phi_n : integer;
90
           variable temp_e : integer := -1; -- Initialisation
91
              avec une valeur par d faut
           variable temp_d : integer;
92
           variable temp_m : integer;
93
           variable temp_x : integer;
94
           variable temp_result : std_logic_vector(87 downto 0)
      begin
96
           temp_p := to_integer(p);
97
           temp_q := to_integer(q);
98
99
```

```
temp_n := temp_p * temp_q;
100
            temp_phi_n := (temp_p - 1) * (temp_q - 1);
101
102
           n <= to_unsigned(temp_n, 16);</pre>
103
           phi_n <= to_unsigned(temp_phi_n, 16);</pre>
105
            -- Trouver e, un nombre premier avec phi(n)
106
            for i in 2 to 1000 loop
107
                if gcd(i, temp_phi_n) = 1 then
108
                    temp_e := i;
109
                     exit;
                end if;
111
            end loop;
112
113
            if temp_e = -1 then
114
                -- Aucun nombre premier trouv , g rer l'erreur
115
                -- Vous pouvez choisir une autre valeur par
116
                    d faut ou signaler une erreur
                null;
117
            else
118
                e <= to_unsigned(temp_e, 8);
119
120
                -- Calculer l'inverse modulaire d
121
                temp_d := mod_inverse(temp_e, temp_phi_n);
                d <= to_unsigned(temp_d, 8);</pre>
123
124
                -- Chiffrer le message
125
                for i in 0 to 10 loop
126
                     temp_m := to_integer(unsigned(message(87 -
127
                        8*i downto 80 - 8*i)));
128
                     temp_x := mod_exp(temp_m, temp_e, temp_n);
                     temp_result(87 - 8*i downto 80 - 8*i) :=
129
                         std_logic_vector(to_unsigned(temp_x, 8));
                end loop;
130
131
                resultat <= temp_result;
132
            end if;
133
       end process;
134
  end architecture behavioral;
```

# 4 Caesar cipher CODE

Due to the constraints outlined in the introduction of our project, we have made the decision to employ the Caesar cipher , as discussed earlier. This encryption method presents several advantages in terms of security and practicality, particularly within the context of the specific constraints we have identified. Consequently, it stands as the most suitable choice for our application.

Here is the code we used:

```
1 library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
3 use IEEE.NUMERIC_STD.ALL;
5 entity cesar is
      port (
          m : in std_logic_vector(87 downto 0); -- 11
              caract res * 8 bits pour le message d'entr e
          k : in integer;
                                                    -- C1
              d calage pour le chiffrement
          s : out std_logic_vector(87 downto 0) -- Message
      );
10
11 end entity cesar;
  architecture Behavioral of cesar is
  begin
14
      process(m, k)
15
          variable temp_output : std_logic_vector(87 downto
16
              0);
          variable current_char : std_logic_vector(7 downto
17
              0);
          variable char_value : integer;
          variable new_value : integer;
19
          constant LOWER_A : integer := 97;
20
          constant LOWER_Z : integer := 122;
21
          constant UPPER_A : integer := 65;
22
          constant UPPER_Z : integer := 90;
23
      begin
24
          for i in 0 to 10 loop
25
                -- Extraire le caract re courant
26
               current_char := m((i+1)*8-1 downto i*8);
27
28
               -- Convertir le caract re courant en valeur
29
                  enti re
               char_value :=
                  to_integer(unsigned(current_char));
31
               -- Chiffrer le caract re s'il est alphab tique
32
               if char_value >= LOWER_A and char_value <=</pre>
33
                  LOWER_Z then
                   new_value := LOWER_A + (char_value -
                      LOWER_A + k) mod 26;
               elsif char_value >= UPPER_A and char_value <=</pre>
35
                  UPPER_Z then
                   new_value := UPPER_A + (char_value -
36
                      UPPER_A + k) mod 26;
```

```
else
37
                   new_value := char_value; -- Les
38
                       caract res non alphab tiques restent
                       inchang s
              end if;
40
               -- Convertir la nouvelle valeur enti re en
41
                  std_logic_vector
               temp_output((i+1)*8-1 downto i*8) :=
42
                  std_logic_vector(to_unsigned(new_value, 8));
          end loop;
43
44
           -- Assigner la sortie temporaire au port de sortie
45
          s <= temp_output;
46
      end process;
47
 end architecture Behavioral;
```

#### note:

•Alphabetic Character Wrapping:

For lowercase letters ('a' to 'z'), the ASCII range is 97 to 122. The wrapping is done by subtracting 97, applying the shift, taking the modulo 26, and then adding 97 back.

For uppercase letters ('A' to 'Z'), the ASCII range is 65 to 90. The wrapping is done by subtracting 65, applying the shift, taking the modulo 26, and then adding 65 back.

• Non-Alphabetic Characters:

Non-alphabetic characters remain unchanged.

•Shift Adjustment:

The shift is adjusted to be within the range of 0 to 25 for proper alphabetic wrapping.

## 5 SIMULATION

EXAMPLE 1:



Figure 1: Description of Example 1.

## EXAMPLE 2:



Figure 2: Description of Example 2.

# 6 CONCLUSION

The RSA algorithm, while powerful, presents particular challenges when implemented in FPGA hardware due to the limitations of integer arithmetic operations in hardware description languages like VHDL. Here is an explanation of the main issues encountered and a simple alternative solution, the Caesar cipher.

In VHDL, integer operations are not synthesizable because they require complex arithmetic operations, which need to be implemented by specific hardware circuits on an FPGA. To make these functions synthesizable, they must be rewritten using bitwise operations and loops, which significantly increases complexity.

To circumvent these complex challenges, we used the Caesar cipher, which is much simpler to implement in FPGA hardware.

the Caesar cipher offers a much simpler alternative. The Caesar cipher, though basic and not secure for serious applications, is an excellent example of a substitution cipher that is easy to understand and implement.